## Table B--Embedded logic analyzers

| Company | Product                                            | Supported<br>architectures and<br>devices                                    | Maximum<br>number of<br>channels           | Maximum<br>sampling rate                                                                                                                                                       | Maximum per-<br>channel<br>sampling depth                                                                                                                                    | Number of<br>triggers                                                                                                  | Other features                                                                                                                                                                                                                                         | Price                                               |
|---------|----------------------------------------------------|------------------------------------------------------------------------------|--------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|
| Actel   | Silicon Explorer II                                | All Actel antifuse<br>devices — eX,<br>MX, SX, SX-A                          | 18                                         | 100 MHz<br>synchronous                                                                                                                                                         | 64K per channel                                                                                                                                                              | 4 levels of triggering                                                                                                 | Serial port<br>connection,<br>dynamic access<br>into internal nodes                                                                                                                                                                                    | \$1,495                                             |
| Actel   | Silicon Explorer II<br>Lite                        | All Actel antifuse<br>devices — eX,<br>MX, SX, SX-A                          | NA                                         | 100 MHz<br>synchronous                                                                                                                                                         | 64K per channel                                                                                                                                                              | 4 levels of triggering                                                                                                 | Serial port<br>connection,<br>dynamic access<br>into internal nodes                                                                                                                                                                                    | \$499                                               |
| Altera  | SignalTap<br>Embedded Logic<br>Analyzer            | Altera Stratix,<br>APEX II, APEX<br>20K, APEX 20KE,<br>APEX 20KC,<br>Mercury | Limited only by<br>PLD device<br>resources | Users specify acquisition clocks from their PLD design, maximum sampling rate is limited only by the target PLD device architecture and the speed of users clock in the design | Up to 128K<br>samples per<br>channel<br>dependent on<br>device targeted,<br>captured data can<br>be routed to<br>external pins for<br>larger sample<br>depth<br>requirements | Limited only by<br>PLD device<br>resources                                                                             | Captures state of<br>any internal node<br>or I/O pin in an<br>Altera PLD at<br>system speeds.<br>No changes to<br>design files are<br>required. Supports<br>inserting multiple<br>analyzers in a<br>single PLD device<br>and logging<br>captured data. | \$2,000 for a node-<br>locked PC license            |
| FS2     | ISA-Eclipse, ISA-<br>Eclipse/T (off-chip<br>trace) | QuickLogic<br>Eclipse                                                        | 1 to 4 sets of 32<br>channels per set      | 100MHz<br>synchronous<br>(clock supplied by<br>fabric)                                                                                                                         | 4k frames with on-<br>chip trace buffer;<br>128K frames with<br>off-chip trace<br>buffer (/T versions)                                                                       | Up to 2 triggers for<br>on-chip CLAM + 2<br>sequence states, 4<br>triggers for off-chip<br>CLAM + 4<br>sequence states | control with Green<br>Hills MULTI,                                                                                                                                                                                                                     | \$1995 (ISA-<br>Eclipse), \$3995<br>(ISA-Eclipse/T) |

## Table B--Embedded logic analyzers

| Triscend | Embedded JTAG-<br>based<br>emulator/debugger | Triscend E5 | Probe any logic cell output or flip-flop output, monitor or control any memory-mapped location | 40 MHz | Samples stored on<br>PC | Two hardware breakpoints triggered on various bus transaction types, breakpoint triggers available from programmable logic, software breakpoint instruction | Included on-chip |
|----------|----------------------------------------------|-------------|------------------------------------------------------------------------------------------------|--------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| Triscend | Embedded JTAG-<br>based<br>emulator/debugger | Triscend A7 | Probe any logic cell output or flip-flop output, monitor or control any memory-mapped location | 60 MHz | Samples stored on<br>PC | Two hardware breakpoints triggered on various bus transaction types, breakpoint triggers available from programmable logic                                  | Included         |

NA=not applicable