Spacecraft control and data systems division

ERC32 VMEbus Interface (EVI32) - specification and synthesizable VHDL model

The EVI32 is a 32-bit VME interface circuit designated to interface the ERC32 processor chip set to the VMEbus. The EVI32 fully adheres to the IEEE 1014-1987 VMEbus standard, and is compatible with the commercial VMEbus specification. EVI32 can act as a system controller and provides both master and slave interfaces.

EVI32 comprises the following functions:

The EVI32 specification and VHDL design is a result of an internal ESTEC development. The design has been implemented in an FPGA and is suitable for implementation in radiation hard or tolerant ASIC technologies.

The functional specification is available in Adobe PDF format at:

The synthesizable VHDL model with testbenches is available in encrypted and compressed format at: The UnZip source code with the decryption required for the decompression of the above file under UNIX is available at: The file can also be decompressed under MS-Windows using WinZip or similar tools. For information regarding availability and usage of the VHDL model, and the password for the ZIP file, please contact Jiri Gaisler (ESTEC/WS) via e-mail: jgais@ws.estec.esa.nl