library ieee;  use ieee.std_logic_1164.all;

entity DRAM_4M_by_4 is
  port ( a :  in std_logic_vector(0 to 10);
         d :  inout std_logic_vector(0 to 3);
         cs, we, ras, cas : in std_logic );
end entity DRAM_4M_by_4;


architecture chip_function of DRAM_4M_by_4 is
begin
  d <= (others => 'Z');
end architecture chip_function;


-- code from book

library chip_lib;  use chip_lib.all;

configuration down_to_chips of memory_board is

  for chip_level

    for bank_array

      for nibble_array

        for a_DRAM : DRAM
          use entity DRAM_4M_by_4(chip_function);
        end for;

      end for;

    end for;

    -- . . .    -- configurations of other component instances

  end for;

end configuration down_to_chips;

-- end code from book

<div align="center"><br /><script type="text/javascript"><!--
google_ad_client = "pub-7293844627074885";
//468x60, Created at 07. 11. 25
google_ad_slot = "8619794253";
google_ad_width = 468;
google_ad_height = 60;
//--></script>
<script type="text/javascript" src="http://pagead2.googlesyndication.com/pagead/show_ads.js">
</script><br />&nbsp;</div>